
Figure 27.
HPS Daughter Card
Table 41.
HPS I/O 48 Signals
Schematic Signal Name
FPGA Pin Number
I/O Standard
Description
HPS_GPIO0
AC15
1.8 V LVCMOS
USB clock
HPS_GPIO1
AL15
1.8 V LVCMOS
USB STP
HPS_GPIO2
AJ11
1.8 V LVCMOS
USB DIR
HPS_GPIO3
AM16
1.8 V LVCMOS
USB DATA0
HPS_GPIO4
AH12
1.8 V LVCMOS
USB DATA1
HPS_GPIO5
AN15
1.8 V LVCMOS
USB NXT
HPS_GPIO6
AG13
1.8 V LVCMOS
USB DATA2
HPS_GPIO7
AP16
1.8 V LVCMOS
USB DATA3
HPS_GPIO8
AF14
1.8 V LVCMOS
USB DATA4
HPS_GPIO9
AT16
1.8 V LVCMOS
USB DATA5
HPS_GPIO10
AH10
1.8 V LVCMOS
USB DATA6
HPS_GPIO11
AU15
1.8 V LVCMOS
USB DATA7
HPS_GPIO12
AJ7
1.8 V LVCMOS
Ethernet TX clock
HPS_GPIO13
AL13
1.8 V LVCMOS
Ethernet TX CTL
HPS_GPIO14
AH8
1.8 V LVCMOS
Ethernet RX clock
HPS_GPIO15
AM14
1.8 V LVCMOS
Ethernet RX CTL
HPS_GPIO16
AD14
1.8 V LVCMOS
Ethernet TX Data0
HPS_GPIO17
AN13
1.8 V LVCMOS
Ethernet TX Data1
HPS_GPIO18
AG11
1.8 V LVCMOS
Ethernet RX Data0
HPS_GPIO19
AP14
1.8 V LVCMOS
Ethernet RX Data1
continued...
A. Development Kit Components
739942 | 2022.09.21
Intel
®
Agilex
™
F-Series FPGA (Two F-Tiles) Development Kit User Guide
65