Host Bridge/DRAM Controller Registers (D0:F0)
R
Intel
®
82925X/82925XE MCH Datasheet
77
4.1.36
CAPID0—Capability Identifier (D0:F0)
PCI Device:
0
Address Offset:
E0h
Default Value:
000000000001090009h
Access: RO
Size: 72
bits
Bit Access
&
Default
Description
71:28
Reserved
27:24 RO
1h
CAPID Version:
This field has the value 0001b to identify the first revision of the
CAPID register definition.
23:16 RO
09h
CAPID Length:
This field has the value 09h to indicate the structure length
(9 bytes).
15:8 RO
00h
Next Capability Pointer:
This field is hardwired to 00h indicating the end of the
capabilities linked list.
7:0 RO
09h
CAP_ID:
This field has the value 1001b to identify the CAP_ID assigned by the
PCI SIG for vendor dependent capability pointers.
§
Summary of Contents for 82925X
Page 78: ...Host Bridge DRAM Controller Registers D0 F0 R 78 Intel 82925X 82925XE MCH Datasheet...
Page 98: ...EPBAR Registers Egress Port Register Summary R 98 Intel 82925X 82925XE MCH Datasheet...
Page 108: ...DMIBAR Registers Direct Media Interface DMI RCRB R 108 Intel 82925X 82925XE MCH Datasheet...
Page 156: ...Host PCI Express Graphics Bridge Registers D1 F0 R 156 Intel 82925X 82925XE MCH Datasheet...
Page 172: ...System Address Map R 172 Intel 82925X 82925XE MCH Datasheet...
Page 192: ...Electrical Characteristics R 192 Intel 82925X 82925XE MCH Datasheet...