Host Bridge/DRAM Controller Registers (D0:F0)
R
Intel
®
82925X/82925XE MCH Datasheet
61
4.1.19
DERRDST—DRAM Error Destination (D0:F0) (Intel
®
82925X
Only)
PCI Device:
0
Address Offset:
5Dh
Default Value:
00h
Access: RO/S
Size: 8
bits
This register is used to report the destination of the data containing an ECC error whose address is
recorded in DEAP register.
Bit
Access &
Default
Description
7:6
Reserved
5:0 RO/S
00h
Error Source Code:
This field is updated concurrently with DERRSYN.
00h = Processor to memory reads
01h–07h = Reserved
08h–09h = DMI VC0 initiated and targeting cycles/data
0Ah–0Bh = DMI VC1 initiated and targeting cycles/data
0Ch–0Dh = DMI VCp initiated and targeting cycles/data
0Eh–0Fh = Reserved
10h = PCI Express* initiated and targeting cycles/data
11h = Reserved
12h = PCI Express* initiated and targeting cycles/data
13h = Reserved
14h–16h = PCI Express* initiated and targeting cycles/data
17h = Reserved
18h–1Ah: = Reserved
1Bh–3Eh = Reserved
3Fh = Used for broadcast messages with data targeting multiple units. (e.g.,
EOI). These bits are reset on PWROK.
Summary of Contents for 82925X
Page 78: ...Host Bridge DRAM Controller Registers D0 F0 R 78 Intel 82925X 82925XE MCH Datasheet...
Page 98: ...EPBAR Registers Egress Port Register Summary R 98 Intel 82925X 82925XE MCH Datasheet...
Page 108: ...DMIBAR Registers Direct Media Interface DMI RCRB R 108 Intel 82925X 82925XE MCH Datasheet...
Page 156: ...Host PCI Express Graphics Bridge Registers D1 F0 R 156 Intel 82925X 82925XE MCH Datasheet...
Page 172: ...System Address Map R 172 Intel 82925X 82925XE MCH Datasheet...
Page 192: ...Electrical Characteristics R 192 Intel 82925X 82925XE MCH Datasheet...