MCHBAR Registers
R
82
Intel
®
82925X/82925XE MCH Datasheet
5.1.2
C0DRB1—Channel A DRAM Rank Boundary Address 1
MMIO Range:
MCHBAR
Address Offset:
101h
Default Value:
00h
Access: R/W
Size: 8
bits
The operation of this register is detailed in the description for register C0DRB0.
5.1.3
C0DRB2—Channel A DRAM Rank Boundary Address 2
MMIO Range:
MCHBAR
Address Offset:
102h
Default Value:
00h
Access: R/W
Size: 8
bits
The operation of this register is detailed in the description for register C0DRB0.
5.1.4
C0DRB3—Channel A DRAM Rank Boundary Address 3
MMIO Range:
MCHBAR
Address Offset:
103h
Default Value:
00h
Access: R/W
Size: 8
bits
The operation of this register is detailed in the description for register C0DRB0.
Summary of Contents for 82925X
Page 78: ...Host Bridge DRAM Controller Registers D0 F0 R 78 Intel 82925X 82925XE MCH Datasheet...
Page 98: ...EPBAR Registers Egress Port Register Summary R 98 Intel 82925X 82925XE MCH Datasheet...
Page 108: ...DMIBAR Registers Direct Media Interface DMI RCRB R 108 Intel 82925X 82925XE MCH Datasheet...
Page 156: ...Host PCI Express Graphics Bridge Registers D1 F0 R 156 Intel 82925X 82925XE MCH Datasheet...
Page 172: ...System Address Map R 172 Intel 82925X 82925XE MCH Datasheet...
Page 192: ...Electrical Characteristics R 192 Intel 82925X 82925XE MCH Datasheet...