Chapter 1
Overview
Detailed Server Description
28
Figure 1-6 shows the memory block diagram.
Figure 1-6
Memory Block Diagram
Memory Architecture
The I/O ASIC memory interface supports two DDR cells, each of which is 144 data bits wide. The memory
subsystem physical design uses a comb-filter termination scheme for both the data and address/control buses.
This part of the topology is similar to other DDR designs in the computer industry. Clocks are distributed
directly from the I/O ASIC; each clock pair drives two DIMMs.
Memory data is protected by ECC. Eight ECC bits per DIMM protect 64 bits of data. The use of ECC enables
correction of single-bit errors, and detection of multi-bit errors. Only DIMMs with ECC are qualified or
supported.
DIMMs
The memory subsystem only supports DDR SDRAM (Double Data Rate Synchronous Dynamic Random
Access Memory) technology utilizing industry-standard PC-1600 type DDR SDRAM DIMMs, 1.2" tall. This is
currently being used by high-volume products. The DIMMs use a 184-pin JEDEC standard connector.
DIMMs are loaded in groups of four, known as a rank or quad (except for 256 MB DIMMs, which is loaded in
pairs). All four DIMMs in a rank or quad must be the same size. The following information summarizes the
memory solutions.
Memory
Controller
Summary of Contents for 9000 rp3410
Page 8: ...Contents 8 ...
Page 128: ...Installing the System Troubleshooting Chapter 3 128 ...
Page 130: ...Installing the System Troubleshooting Chapter 3 130 ...
Page 146: ...Chapter 5 Troubleshooting Cleaning Procedures 146 ...
Page 240: ...Appendix A Replacement Parts Replaceable Parts List 240 ...
Page 248: ...Appendix B Utilities iLO MP 248 ...
Page 250: ...Physical and Environmental Specifications Appendix C 250 ...