148 Hitachi
Table 7.4
SZ and AMX Bits and Address Multiplex Output
Setting
External Address Pin
SZ
AMX2 AMX1
AMX0
Output Timing
A1–A8
A9
A10
A11
A12
A13
1
0
0
0
Column address
A1–A8
A9
A10
A11
L/H
*1
A21
*2
Row address
A9–A16
A17
A18
A19
A20
A21
*2
1
0
0
1
Column address
A1–A8
A9
A10
A11
L/H
*1
A22
*2
Row address
A10–
A17
A18
A19
A20
A21
A22
*2
1
0
1
0
Column address
A1–A8
A9
A10
A11
L/H
*1
A23
*2
Row address
A11–
A18
A19
A20
A21
A22
A23
*2
1
0
1
1
Column address
A1–A8
A9
L/H
*1
A19
*2
A12
A13
Row address
A9–A16
A17
A18
A19
*2
A20
A21
1
1
1
1
Column address
A1–A8
A9
L/H
*1
A18
*2
A12
A13
Row address
A9–A16
A17
A17
A18
*2
A20
A21
0
0
0
0
Column address
A1–A8
A9
A10
L/H
*1
A20
*2
A13
Row address
A9–A16
A17
A18
A19
A20
*2
A21
0
0
1
1
Column address
A1–A8
L/H
*1
A18
*2
A11
A12
A13
Row address
A9–A16
A17
A18
*2
A19
A20
A21
0
1
1
1
Column address
A1–A8
L/H
*1
A17
*2
A11
A12
A13
Row address
A9–A16
A16
A17
*2
A19
A20
A21
AMX2–AMX0 settings of 100, 101 and 110 are reserved, so do not use them. When SZ = 0, the
settings 001 and 010 are reserved as well, so do not use them either.
Notes: 1. L/H is a bit used to specify commands. It is fixed to L or H by the access mode.
2. Specifies bank address.
7.5.3
Burst Read
Figure 7.15 shows the timing chart for burst reads. In the following example, 2 synchronous
DRAMs of 256k
×
16 bits are connected, the data width is 32 bits and the burst length is 4. After a
Tr cycle that performs the ACTV command output, a READA command is called in the Tc cycle
and read data is accepted at internal clock falls from Td1 to Td4. Tap is a cycle for waiting for the
completion of the auto precharge based on the READA command within the synchronous DRAM.
During this period, no new access commands are issued to the same bank. Accesses of the other
bank of the synchronous DRAM by another CS space are possible. Depending on the TRP
specification in the MCR, the SH7095 determines the number of Tap cycles and does not issue a
command to the same bank during that period.
Summary of Contents for SH7095
Page 1: ...SH7095 Hardware User Manual ...
Page 23: ...12 Hitachi ...
Page 63: ...52 Hitachi ...
Page 77: ...66 Hitachi ...
Page 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Page 127: ...116 Hitachi ...
Page 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Page 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Page 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Page 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Page 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Page 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Page 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Page 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Page 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Page 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Page 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Page 231: ...220 Hitachi ...
Page 287: ...276 Hitachi ...
Page 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Page 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Page 333: ...322 Hitachi ...
Page 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Page 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Page 395: ...384 Hitachi ...
Page 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Page 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Page 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Page 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Page 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Page 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Page 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Page 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Page 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Page 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Page 490: ...Hitachi 479 B 2 Register Chart ...