Hitachi 121
Table 7.1
Pin Configuration (cont)
Signal
I/O
With Bus
Released
Description
CASLH
,
DQMLU,
WE1
O
Hi-Z
When DRAM is used, connected to
CAS
pin for the third byte
(D15–D8). When synchronous DRAM is used, connected to DQM
pin for the third byte. When pseudo SRAM is used, connected to
WE
pin for the third byte. For basic interface, indicates writing to
the third byte.
CASLL
,
DQMLL,
WE0
O
Hi-Z
When DRAM is used, connected to
CAS
pin for the least significant
byte (D7–D0). When synchronous DRAM is used, connected to
DQM pin for the least significant byte. When pseudo SRAM is
used, connected to
WE
pin for the least significant byte. For basic
interface, indicates writing to the least significant byte.
RD
O
Hi-Z
Read pulse signal (read data output enable signal). Normally,
connected to the device’s /OE pin; when there is an external data
buffer, the read cycle data can only be output when this signal is
low.
WAIT
I
Ignore
Hardware wait input.
BACK
,
BRLS
I
I
Bus use enable input in partial master or slave:
BACK
. Bus release
request input in total master:
BRLS
.
BREQ
,
BGR
O
O
Bus request output in partial master or slave:
BREQ
. Bus grant
output in total master:
BGR
.
CKE
O
O
Synchronous DRAM clock enable control. Signal for supporting
synchronous DRAM self refresh.
IVECF
O
Hi-Z
Interrupt vector fetch.
DREQ0
I
I
DMA request 0.
DACK0
O
O
DMA acknowledge 0.
DREQ1
I
I
DMA request 1.
DACK1
O
O
DMA acknowledge 1.
Note:
Hi-Z: High impedance
7.1.4
Register Configuration
The BSC has seven registers. These registers are used to control wait states, bus width, and
interfaces with memories like DRAMs, synchronous DRAMs, pseudo SRAMs, burst ROM,
DRAM, synchronous DRAM, and pseudo SRAM refreshes. The register configurations are listed
in table 7.2.
The size of the registers themselves is 16 bits. If read as 32 bits, the top 16 bits are 0. In order to
prevent writing mistakes, 32-bit writes are accepted only when the top 16 bits of write data is
H'A55A; no other writes are performed. Initialize the reserved bits.
Summary of Contents for SH7095
Page 1: ...SH7095 Hardware User Manual ...
Page 23: ...12 Hitachi ...
Page 63: ...52 Hitachi ...
Page 77: ...66 Hitachi ...
Page 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Page 127: ...116 Hitachi ...
Page 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Page 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Page 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Page 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Page 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Page 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Page 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Page 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Page 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Page 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Page 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Page 231: ...220 Hitachi ...
Page 287: ...276 Hitachi ...
Page 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Page 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Page 333: ...322 Hitachi ...
Page 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Page 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Page 395: ...384 Hitachi ...
Page 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Page 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Page 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Page 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Page 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Page 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Page 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Page 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Page 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Page 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Page 490: ...Hitachi 479 B 2 Register Chart ...