Hitachi 475
B.1
List of I/O Register (cont)
Bit Name
Address
Abbreviation
of Register
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Module
H'FFFFFF66
BAMRBL
BAMB1
5
BAMB1
4
BAMB1
3
BAMB1
2
BAMB1
1
BAMB1
0
BAMB9BAMB8
H'FFFFFF67
BAMB7BAMB6BAMB5BAMB4BAMB3BAMB2BAMB1BAMB0
H'FFFFFF68
BBRB
–
–
–
–
–
–
–
–
H'FFFFFF69
CPB1 CPB0
IDB1
IDB0 RWB1 RWB0 SZB1
SZB0
H'FFFFFF6A
to
H'FFFFFF6F
–
–
–
–
–
–
–
–
–
H'FFFFFF70
BDRBH
BDB31 BDB30 BDB29 BDB28 BDB27 BDB26 BDB25 BDB24
H'FFFFFF71
BDB23 BDB22 BDB21 BDB20 BDB19 BDB18 BDB17 BDB16
H'FFFFFF72
BDRBL
BDB15 BDB14 BDB13 BDB12 BDB11 BDB10 BDB9 BDB8
H'FFFFFF73
BDB7 BDB6 BDB5 BDB4 BDB3 BDB2 BDB1 BDB0
H'FFFFFF74
BDMRBH
BDMB
31
BDMB
30
BDMB
29
BDMB
28
BDMB
27
BDMB
26
BDMB
25
BDMB
24
H'FFFFFF75
BDMB
23
BDMB
22
BDMB
21
BDMB
20
BDMB
19
BDMB
18
BDMB
17
BDMB
16
UBC
H'FFFFFF76
BDMRBL
BDMB
15
BDMB
14
BDMB
13
BDMB
12
BDMB
11
BDMB
10
BDMB
9
BDMB
8
(channel B)
H'FFFFFF77
BDMB
7
BDMB
6
BDMB
5
BDMB
4
BDMB
3
BDMB
2
BDMB
1
BDMB
0
H'FFFFFF78
BRCR
CMFC
A
CMFP
A
EBBE
UMD
–
PCBA
–
–
H'FFFFFF79
CMFC
B
CMFP
B
–
SEQ DBEB PCBB
–
–
H'FFFFFF7A
to
H'FFFFFF7F
–
–
–
–
–
–
–
–
–
–
Summary of Contents for SH7095
Page 1: ...SH7095 Hardware User Manual ...
Page 23: ...12 Hitachi ...
Page 63: ...52 Hitachi ...
Page 77: ...66 Hitachi ...
Page 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Page 127: ...116 Hitachi ...
Page 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Page 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Page 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Page 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Page 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Page 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Page 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Page 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Page 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Page 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Page 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Page 231: ...220 Hitachi ...
Page 287: ...276 Hitachi ...
Page 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Page 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Page 333: ...322 Hitachi ...
Page 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Page 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Page 395: ...384 Hitachi ...
Page 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Page 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Page 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Page 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Page 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Page 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Page 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Page 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Page 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Page 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Page 490: ...Hitachi 479 B 2 Register Chart ...