Page ix
12.4.4 System Reset With WDTOVF................................................................. 321
12.4.5 Internal Reset With the Watchdog Timer................................................... 321
Section 13 Serial Communication Interface
...................................................... 323
13.1
Overview ....................................................................................................... 323
13.1.1 Features .............................................................................................. 323
13.1.2 Block Diagram..................................................................................... 324
13.1.3 Pin Configuration ................................................................................. 324
13.1.4 Register Configuration........................................................................... 325
13.2
Register Descriptions........................................................................................ 325
13.2.1 Receive Shift Register ........................................................................... 325
13.2.2 Receive Data Register............................................................................ 325
13.2.3 Transmit Shift Register .......................................................................... 326
13.2.4 Transmit Data Register .......................................................................... 326
13.2.5 Serial Mode Register ............................................................................. 326
13.2.6 Serial Control Register........................................................................... 329
13.2.7 Serial Status Register............................................................................. 332
13.2.8 Bit Rate Register (BRR)......................................................................... 336
13.3
Operation ....................................................................................................... 341
13.3.1 Overview ............................................................................................ 341
13.3.2 Operation in Asynchronous Mode............................................................ 344
13.3.3 Multiprocessor Communication............................................................... 354
13.3.4 Clocked Synchronous Operation.............................................................. 362
13.4
SCI Interrupt Sources and the DMAC.................................................................. 371
13.5
Notes on Use .................................................................................................. 371
Section 14 Power-Down Modes
........................................................................ 375
14.1
Overview ....................................................................................................... 375
14.1.1 Power-Down Modes.............................................................................. 375
14.1.2 Register .............................................................................................. 376
14.2
Description of Register ..................................................................................... 377
14.2.1 Standby Control Register (SBYCR) ......................................................... 377
14.3
Sleep Mode .................................................................................................... 379
14.3.1 Transition to the Sleep Mode .................................................................. 379
14.3.2 Canceling the Sleep Mode ...................................................................... 379
14.4
Standby Mode................................................................................................. 379
14.4.1 Transition to the Standby Mode............................................................... 379
14.4.2 Canceling the Standby Mode................................................................... 380
14.4.3 Standby Mode Cancellation by NMI......................................................... 381
14.4.4 Clock Pause Function ............................................................................ 381
14.4.5 Notes on Standby Mode ......................................................................... 383
14.5
Module Standby Function.................................................................................. 383
14.5.1 Transition to Module Standby Function..................................................... 383
Summary of Contents for SH7095
Page 1: ...SH7095 Hardware User Manual ...
Page 23: ...12 Hitachi ...
Page 63: ...52 Hitachi ...
Page 77: ...66 Hitachi ...
Page 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Page 127: ...116 Hitachi ...
Page 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Page 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Page 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Page 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Page 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Page 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Page 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Page 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Page 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Page 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Page 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Page 231: ...220 Hitachi ...
Page 287: ...276 Hitachi ...
Page 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Page 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Page 333: ...322 Hitachi ...
Page 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Page 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Page 395: ...384 Hitachi ...
Page 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Page 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Page 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Page 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Page 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Page 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Page 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Page 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Page 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Page 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Page 490: ...Hitachi 479 B 2 Register Chart ...