Page v
7.1.3
Pin Configuration ................................................................................. 120
7.1.4
Register Configuration........................................................................... 121
7.1.5
Address Map ....................................................................................... 122
7.2
Description of Registers.................................................................................... 124
7.2.1
Bus Control Register 1 (BCR1) ............................................................... 124
7.2.2
Bus Control Register 2 (BCR2) ............................................................... 126
7.2.3
Wait Control Register (WCR) ................................................................. 128
7.2.4
Individual Memory Control Register (MCR).............................................. 130
7.2.5
Refresh Timer Control/Status Register (RTCSR) ........................................ 134
7.2.6
Refresh Timer Counter (RTCNT) ............................................................ 135
7.2.7
Refresh Time Constant Register (RTCOR) ................................................ 136
7.3
Access Size and Data Alignment ........................................................................ 136
7.3.1
Connections to Ordinary Devices............................................................. 136
7.3.2
Connections to Little Endian Devices ....................................................... 138
7.4
Accessing Ordinary Space ................................................................................. 139
7.4.1
Basic Timing ....................................................................................... 139
7.4.2
Wait State Control ................................................................................ 143
7.5
Synchronous DRAM Interface ........................................................................... 145
7.5.1
Synchronous DRAM Direct Connection.................................................... 145
7.5.2
Address Multiplex ................................................................................ 147
7.5.3
Burst Read .......................................................................................... 148
7.5.4
Single Read ......................................................................................... 151
7.5.5
Write.................................................................................................. 152
7.5.6
Bank Active......................................................................................... 154
7.5.7
Refreshes ............................................................................................ 160
7.5.8
Power-On Sequence .............................................................................. 163
7.5.9
Phase Shift by PLL ............................................................................... 165
7.6
DRAM Interface.............................................................................................. 168
7.6.1
DRAM Direct Connection ...................................................................... 168
7.6.2
Address Multiplex ................................................................................ 170
7.6.3
Basic Timing ....................................................................................... 171
7.6.4
Wait State Control ................................................................................ 172
7.6.5
Burst Access........................................................................................ 174
7.6.6
Refresh Timing .................................................................................... 176
7.6.7
Power-On Sequence .............................................................................. 177
7.7
Pseudo-SRAM Interface ................................................................................... 178
7.7.1
Pseudo-SRAM Direct Connection............................................................ 178
7.7.2
Basic Timing ....................................................................................... 181
7.7.3
Wait State Control ................................................................................ 182
7.7.4
Burst Access........................................................................................ 184
7.7.5
Refresh ............................................................................................... 185
7.7.6
Power-On Sequence .............................................................................. 187
7.8
Burst ROM Interface ........................................................................................ 187
Summary of Contents for SH7095
Page 1: ...SH7095 Hardware User Manual ...
Page 23: ...12 Hitachi ...
Page 63: ...52 Hitachi ...
Page 77: ...66 Hitachi ...
Page 105: ...94 Hitachi Figure 5 14 Pipeline Operation when Interrupts are Enabled by Changing the SR ...
Page 127: ...116 Hitachi ...
Page 152: ...Hitachi 141 Figure 7 8 Example of 32 Bit Data Width SRAM Connection ...
Page 157: ...146 Hitachi Figure 7 13 Synchronous DRAM 32 bit Device Connection ...
Page 161: ...150 Hitachi Figure 7 15 Basic Burst Read Timing Auto Precharge ...
Page 167: ...156 Hitachi Figure 7 20 Burst Read Timing Bank Active Same Row Address ...
Page 168: ...Hitachi 157 Figure 7 21 Burst Read Timing Bank Active Different Row Addresses ...
Page 169: ...158 Hitachi Figure 7 22 Write Timing No Precharge ...
Page 170: ...Hitachi 159 Figure 7 23 Write Timing Bank Active Same Row Address ...
Page 180: ...Hitachi 169 Figure 7 29 Example of a DRAM Connection 32 Bit Data Width ...
Page 190: ...Hitachi 179 Figure 7 36 Example of Pseudo SRAM Connection 1 M pseudo SRAM ...
Page 191: ...180 Hitachi Figure 7 37 Example of Pseudo SRAM Connection 4 M pseudo SRAM ...
Page 209: ...198 Hitachi Figure 7 50 Master and Partial Share Master Connections ...
Page 231: ...220 Hitachi ...
Page 287: ...276 Hitachi ...
Page 307: ...296 Hitachi Note For a CPU writing H AA55 to FRC Figure 11 2 FRC Access Operation Write ...
Page 308: ...Hitachi 297 Note For an FRC reading from a CPU H AA55 Figure 11 3 FRC Access Operation Read ...
Page 333: ...322 Hitachi ...
Page 370: ...Hitachi 359 Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data ...
Page 371: ...360 Hitachi Figure 13 12 Sample Flowchart for Receiving Multiprocessor Serial Data cont ...
Page 395: ...384 Hitachi ...
Page 402: ...Hitachi 391 Figure 15 6 PLL Synchronization Settling Timing ...
Page 408: ...Hitachi 397 Figure 15 13 Bus Release Timing Slave Mode With PLL1 Off ...
Page 436: ...Hitachi 425 Figure 15 33 Synchronous DRAM Mode Register Write Cycle TRP 1 Cycle ...
Page 437: ...426 Hitachi Figure 15 34 Synchronous DRAM Mode Register Write Cycle TRP 2 Cycles ...
Page 449: ...438 Hitachi Figure 15 46 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL On ...
Page 454: ...Hitachi 443 Figure 15 51 DRAM CAS Before RAS Refresh Cycle TRP 1 Cycle TRAS 2 Cycles PLL Off ...
Page 461: ...450 Hitachi Figure 15 58 Pseudo SRAM Auto Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 462: ...Hitachi 451 Figure 15 59 Pseudo SRAM Self Refresh Cycle PLL On TRP 1 Cycle TRAS 2 Cycles ...
Page 467: ...456 Hitachi Figure 15 64 Pseudo SRAM Auto Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 468: ...Hitachi 457 Figure 15 65 Pseudo SRAM Self Refresh Cycle PLL Off TRP 1 Cycle TRAS 2 Cycles ...
Page 471: ...460 Hitachi Figure 15 68 Interrupt Vector Fetch Cycle PLL On No Waits ...
Page 472: ...Hitachi 461 Figure 15 69 Interrupt Vector Fetch Cycle PLL Off No Waits ...
Page 473: ...462 Hitachi Figure 15 70 Interrupt Vector Fetch Cycle 1 External Wait Cycle ...
Page 474: ...Hitachi 463 Figure 15 71 Address Monitor Cycle ...
Page 490: ...Hitachi 479 B 2 Register Chart ...