
Interface
5-128
C141-E171-03EN
5.6.2 Multiword data transfer
Figure 5.10 shows the multiword DMA data transfer timing between the device
and the host system.
DMACK-
t
D
DIOR-/DIOW-
t
I
Symbol
Timing parameter
Min.
Max.
Unit
t0
Cycle time
120
—
ns
tD
Pulse width of DIOR-/DIOW-
70
—
ns
tE
Data Access time for DIOR-
—
50
ns
tF
Data hold time for DIOR-
5
—
ns
tG
Data setup time for DIOR-/DIOW-
20
—
ns
tH
Data hold time for DIOW-
10
—
ns
tI
DMACK setup time for DIOR-/DIOW-
0
—
ns
t
CS (1:0) Available time for DIOR-/DIOW-
25
—
ns
Figure 5.10 Multiword DMA data transfer timing (mode 2)
Summary of Contents for MHS2020AT
Page 1: ...C141 E171 03EN MHS2060AT MHS2040AT MHS2030AT MHS2020AT DISK DRIVES PRODUCT MANUAL ...
Page 4: ...This page is intentionally left blank ...
Page 8: ...This page is intentionally left blank ...
Page 10: ...This page is intentionally left blank ...
Page 12: ...This page is intentionally left blank ...
Page 34: ...This page is intentionally left blank ...
Page 40: ...This page is intentionally left blank ...
Page 60: ...Theory of Device Operation 4 6 C141 E171 03EN Figure 4 3 Circuit Configuration ...
Page 190: ...Interface 5 114 C141 E171 03EN g d f f d e Figure 5 7 Normal DMA data transfer ...
Page 240: ...This page is intentionally left blank ...
Page 244: ...This page is intentionally left blank ...
Page 246: ...This page is intentionally left blank ...
Page 250: ...This page is intentionally left blank ...
Page 252: ...This page is intentionally left blank ...
Page 253: ......
Page 254: ......