![Freescale Semiconductor ColdFire MCF5211 Reference Manual Download Page 202](http://html1.mh-extra.com/html/freescale-semiconductor/coldfire-mcf5211/coldfire-mcf5211_reference-manual_2330619202.webp)
Interrupt Controller Module
MCF5213 ColdFire® Integrated Microcontroller Reference Manual, Rev. 3
12-10
Freescale Semiconductor
12.3.4
Interrupt Request Level Register (IRLR
n
)
This 7-bit register is updated each machine cycle and represents the current interrupt requests for each
interrupt level, where bit 7 corresponds to level 7, bit 6 to level 6, etc.
IPSBAR
Offset: 0x0C14 (INTFRCL
n
)
Access: Read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
INTFRCL[31:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
INTFRCL[15:1]
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 12-6. Interrupt Force Register Low (INTFRCL
n
)
Table 12-8. INTFRCL
n
Field Descriptions
Field
Description
31–1
INTFRCL
Interrupt force. Allows software generation of interrupts for each possible source for functional or debug purposes.
0 No interrupt forced on corresponding interrupt source
1 Force an interrupt on the corresponding source
0
Reserved, should be cleared.
IPSBAR
Offset: 0x0C18 (IRLR
n
)
Access: Read-only
7
6
5
4
3
2
1
0
R
IRQ[7:1]
0
W
Reset:
0
0
0
0
0
0
0
0
Figure 12-7. Interrupt Request Level Register (IRLR
n
)
Table 12-9. IRLR
n
Field Descriptions
Field
Description
7–1
IRQ
Interrupt requests. Represents the prioritized active interrupts for each level.
0 There are no active interrupts at this level
1 There is an active interrupt at this level
0
Reserved