Document Number: 002-00833 Rev. *L
Page 52 of 74
S29VS256R
S29VS128R
S29XS256R
S29XS128R
Figure 15. Asynchronous Program Operation Timings - ADM Interface
10.9.4
Hardware Reset (Reset#)
Figure 16. Reset Timings
Table 42. Warm-Reset
Parameter
Description
All Speed Options
Unit
JEDEC
Std
t
RP
RESET# Pulse
Width
Min
50
ns
t
RH
Reset High Time
Before Read
Min
200
ns
t
RPH
RESET# Low to
CE# Low
Min
10
us
OE#
CE#
AVD#
WE#
CLK
V
CC
t
AAVDS
t
WP
tAAVDH
t
WC
t
WPH
PA
t
CS
t
DH
t
CH
70h
Status
BA
Program Command Sequence (last two cycles)
Read Status Data
t
DS
V
IH
V
IL
t
AVDP
PD
29h
t
CAS
A/DQ15–
A/DQ0
Amax–
A16
t
VLWH
BA(555h)
SA(555h)
BA(555h)
PA
BA
SA(555h)
t
VCS
+ t
RH
RESET#
t
RP
t
RPH
CE#, OE#
t
RH