78
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Figure 44 shows a simple digital Port Pin as described in the section “I/O Ports” on page 147.
The Boundary-Scan details from Figure 43 replaces the dashed box in Figure 44.
Figure 44.
General Port Pin Schematic Diagram
DA
T
A
BUS
D
D
Q
Q
RESET
RESET
C
C
WD
WP
RD
PULL-UP
PXn
WP:
WD:
RL:
RP:
RD:
n:
WRITE PORTX
WRITE DDRX
READ PORTX LATCH
READ PORTX PIN
READ DDRX
0-7
DDXn
PORTXn
RL
RP
PUD
PUD: PULL-UP DISABLE
PLD
OD
OC
ID
PuD: JTAG PULL-UP DISABLE
OC: JTAG OUTPUT CONTROL
OD: JTAG OUTPUT DATA
ID: JTAG INPUT DATA