164
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Note:
1. Insertion delays are specified from XTAL2. These delays are more meaningful because the XTAL1-to-XTAL2 delay is sensi-
tive to system loading on XTAL2. If it is necessary to drive external devices with the system clock, devices should use XTAL2
output pin. Remember that XTAL2 is inverted in comparison to XTAL1.
Table 52.
FPSLIC Interface Timing Information
Symbol
Parameter
3.3V Commercial ± 10%
3.3V Industrial ± 10%
Units
Minimum
Typical
Maximum
Minimum
Typical
Maximum
t
IXG4
Clock Delay From XTAL2 Pad
to GCK_5 Access to FPGA Core
3.6
4.8
7.6
3.4
4.8
7.9
ns
t
IXG5
Clock Delay From XTAL2 Pad
to GCK_6 Access to FPGA Core
3.9
5.2
8.1
3.6
5.2
8.8
ns
t
IXC
Clock Delay From XTAL2 Pad
to AVR Core Clock
2.8
3.7
6.3
2.5
3.7
6.9
ns
t
IXI
Clock Delay From XTAL2 Pad
to AVR I/O Clock
3.5
4.7
7.5
3.2
4.7
7.8
ns
t
CFIR
AVR Core Clock to FPGA
I/O Read Enable
5.3
6.6
7.9
4.4
6.6
9.2
ns
t
CFIW
AVR Core Clock to
FPGA I/O Write Enable
5.2
6.6
7.9
4.4
6.6
9.2
ns
t
CFIS
AVR Core Clock to
FPGA I/O Select Active
6.3
7.8
9.4
5.3
7.8
11.0
ns
t
FIRQ
FPGA Interrupt Net
Propagation Delay to AVR Core
0.2
0.2
0.3
0.1
0.2
0.3
ns
t
IFS
FPGA SRAM Clock to
On-chip SRAM
6.1
7.7
7.7
4.9
7.7
7.7
ns
t
FRWS
FPGA SRAM Write
Stobe to On-chip SRAM
4.4
5.5
5.5
3.7
5.5
5.5
ns
t
FAS
FPGA SRAM Address Valid to
On-chip SRAM Address Valid
5.4
6.7
6.7
4.3
6.7
6.7
ns
t
FDWS
FPGA Write Data Valid
to On-chip SRAM Data Valid
1.3
1.7
2.0
1.3
1.7
2.0
ns
t
FDRS
On-chip SRAM Data Valid to
FPGA Read Data Valid
0.2
0.2
0.2
0.2
0.2
0.2
ns