160
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Notes:
1. Complete FPSLIC device with static FPGA core (no clock in FPGA active).
2. “Maximum” is the highest value where the pin is guaranteed to be read as Low.
3. “Minimum” is the lowest value where the pin is guaranteed to be read as High.
4. 54 mA for AT94K05 devices.
DC Characteristics – 3.3V Operation – Commercial/Industrial (Preliminary)
T
A
= -40
°
C to 85
°
C, V
CC
= 2.7V to 3.6V (unless otherwise noted
Symbol
Parameter
Conditions
Minimum
Typical
Maximum
Units
V
IH
High-level Input Voltage
CMOS
0.7 V
CC
–
5.5
V
V
IH1
Input High-voltage
XTAL
0.7 V
CC
–
V
CC
+ 0.5
V
V
IH2
Input High-voltage
RESET
0.85 V
CC
–
V
CC
+ 0.5
V
V
IL
Low-level Input Voltage
CMOS
-0.3
–
30% V
CC
V
V
IL1
Input Low-voltage
XTAL
-0.5
–
0.1
V
V
OH
High-level Output Voltage
I
OH
= 4 mA
V
CC
= V
CC
Minimum
2.1
–
–
V
I
OH
= 12 mA
V
CC
= 3.0V
2.1
–
–
V
I
OH
= 16 mA
V
CC
= 3.0V
2.1
–
–
V
V
OL
Low-level Output Voltage
I
OL
= -4 mA
V
CC
= 3.0V
–
–
0.4
V
I
OL
= -12 mA
V
CC
= 3.0V
–
–
0.4
V
I
OL
= -16 mA
V
CC
= 3.0V
–
–
0.4
V
RRST
Reset Pull-up
100
–
500
k
Ω
R
I/O
I/O Pin Pull-up
35
–
120
k
Ω
I
IH
High-level Input Current
V
IN
= V
CC
Maximum
–
–
10
µA
With Pull-down, V
IN
= V
CC
75
150
300
µA
I
IL
Low-level Input Current
V
IN
= V
SS
-10
–
–
µA
With Pull-up, V
IN
= V
SS
-300
-150
-75
µA
I
OZH
High-level Tri-state Output
Leakage Current
Without Pull-down, V
IN
= V
CC
Maximum
10
µA
With Pull-down, V
IN
= V
CC
Maximum
75
150
300
µA
I
OZL
Low-level Tri-state Output
Leakage Current
Without Pull-up, V
IN
= V
SS
-10
µ
A
With Pull-up, V
IN
= V
SS
-300
-150
-75
µA
I
CC
Standby Current Consumption
Standby, Unprogrammed
–
0.6
0.5
m
A
Power Supply Current
Active, V
CC
= 3V
25 MHz
–
80
–
m
A
Idle, V
CC
= 3V
–
–
1.0
m
A
Power-down, V
CC
= 3V
WDT Enable
–
60
500
µA
Power-down, V
CC
= 3V
WDT Disable
–
30
200
µA
Power-save, V
CC
= 3V
WDT Disable
–
50
400
µA
FPGA Core Current
Consumption
–
2
–
mA/MHz
C
IN
Input Capacitance
All Pins
–
–
10
pF