23
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Figure 19.
FPSLIC Configurable Allocation SRAM Memory
Notes:
1. The Soft “BOOT BLOCK” is an area of memory that is first loaded when the part is powered
up and configured. The remainder of the memory can be reprogrammed while the device is
in operation for switching functions in and out of memory. The Soft “BOOT BLOCK” can only
be programmed by a full device configuration on power-up.
2. The lower portion of the Data memory is not shared between the AVR and FPGA. The AVR
uses addresses $0000 - $001F for the AVR CPU general working registers. $001F - $005F
are the addresses used for Memory Mapped I/O and store the information in dedicated reg-
isters. Therefore, on the FPGA side $0000 - $005F are available for data that is only needed
by the FPGA.
$0000
$07FF
$27FF
$3FFF
$3800
$3000
$37FF
$2800
$2FFF
$0FFF
$1000
$1FFF
$2000
$2FFF
$3000
$3FFF
$005F
Memory Partition
is User Defined
during Development
FIXED
10K x 16
4 Kbytes x 16 (94K05)
OPTIONAL
2 Kbytes x 16
OPTIONAL
2 Kbytes x 16
OPTIONAL
2 Kbytes x 16
OPTIONAL
4 Kbytes x 8
OPTIONAL
4 Kbytes x 8
OPTIONAL
4 Kbytes x 8
Program SRAM Memory
Data SRAM Memory
FIXED
4 Kbytes x 8
$0000
DATA
SRAM
FPGA
ACCESS
ONLY
$001F
AVR REG.
SPACE
SOFT “BOOT BLOCK”
AVR
MEMORY
MAPPED
I/O
(1)
(2)