70
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Figure 40.
TAP Controller State Diagram
TAP Controller
The TAP controller is a 16-state finite state machine that controls the operation of the Bound-
ary-Scan circuitry and On-Chip Debug system. The state transitions depicted in Figure 40
depend on the signal present on TMS (shown adjacent to each state transition) at the time of
the rising edge at TCK. The initial state after a Power-On Reset is Test-Logic-Reset.
As a definition in this document, the LSB is shifted in and out first for all shift registers.
Test-Logic-Reset
Run-Test/Idle
Shift-DR
Exit1-DR
Pause-DR
Exit2-DR
Update-DR
Select-IR Scan
Capture-IR
Shift-IR
Exit1-IR
Pause-IR
Exit2-IR
Update-IR
Select-DR Scan
Capture-DR
0
1
0
1
1
1
0
0
0
0
1
1
1
0
1
1
0
1
0
0
1
0
1
1
0
1
0
0
0
0
1
1