163
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Table 50.
SRAM Read Cycle Timing Numbers
Commercial 3.3V ± 10%/Industrial 3.3V ± 10%
Symbol
Parameter
Commercial
Industrial
Units
Minimum
Typical
Maximum
Minimum
Typical
Maximum
t
ADS
Address Setup
0.6
0.8
1.1
0.5
0.8
1.2
ns
t
ADH
Address Hold
0.7
0.9
1.3
0.6
0.9
1.5
ns
t
RDS
Read Cycle Setup
0
0
0
0
0
0
ns
t
RDH
Read Cycle Hold
0
0
0
0
0
0
ns
t
ACC
Access Time from Posedge ME
3.4
4.2
5.9
2.9
4.2
6.9
ns
t
MEH
Minimum ME High
0.7
0.9
1.3
0.6
0.9
1.5
ns
t
MEl
Minimum ME Low
0.6
0.8
1.1
0.6
0.8
1.3
ns
Table 51.
SRAM Write Cycle Timing Numbers
Commercial 3.3V ± 10%/Industrial 3.3V ± 10%
Symbol
Parameter
Commercial
Industrial
Units
Minimum
Typical
Maximum
Minimum
Typical
Maximum
t
ADS
Address Setup
0.6
0.8
1.1
0.5
0.8
1.2
ns
t
ADH
Address Hold
0.7
0.9
1.3
0.6
0.9
1.5
ns
t
WRS
Write Cycle Setup
0
0
0
0
0
0
ns
t
MPW
Minimum Write Duration
1.4
1.8
2.5
1.2
1.8
3.0
ns
t
WDS
Data Setup to Write End
4.6
5.7
8.0
3.9
5.7
9.4
ns
t
WDH
Data Hold to Write End
0.6
0.8
1.1
0.5
0.8
1.3
ns