79
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
When no alternate port function is present, the Input Data - ID corresponds to the PINn regis-
ter value, Output Data corresponds to the PORTn register, Output Control corresponds to the
Data Direction (DDn) register, and the PuLL-up Disable (PLD) corresponds to logic expression
(DDn OR NOT(PORTBn)).
Digital alternate port functions are connected outside the dashed box in Figure 44 to make the
scan chain read the actual pin value.
Scanning AVR RESET
Multiple sources contribute to the internal AVR reset; therefore, the AVR reset pin is not
observed. Instead, the internal AVR reset signal output from the Reset Control Unit is
observed, see Figure 45. The scanned signal is active High if AVRResetn is Low and enabled
or the device is in general reset (Resetn or power-on) or configuration download.
Figure 45.
Observe-only Cell
0
1
D
Q
From
Previous
Cell
ClockDR
ShiftDR
To
Next
Cell
RESET CONTROL
UNIT
To System Logic
FF1