178
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
VCC
VCC
VCC
54
51
73
106
RESET
RESET
RESET
55
52
74
108
PE0
PE0
PE0
56
53
75
109
PE1
PE1
PE1
57
54
76
110
PD0
PD0
PD0
77
111
PD1
PD1
PD1
78
112
GND
VCC
GND
PE2
PE2
PE2
58
55
79
113
PD2
PD2
PD2
56
80
114
GND
No Connect
No Connect
No Connect
81
119
PD3
PD3
PD3
82
120
PD4
PD4
PD4
83
121
VCC
VCC
PE3
PE3
PE3
59
57
84
122
CS0, Cs0n
CS0, Cs0n
CS0, Cs0n
60
58
85
123
GND
GND
VCC
SDA
SDA
SDA
124
SCL
SCL
SCL
125
GND
PD5
PD5
PD5
59
86
126
PD6
PD6
PD6
60
87
127
PE4
PE4
PE4
61
61
88
128
PE5
PE5
PE5
62
62
89
129
VDD
VDD
VDD
63
63
90
130
GND
GND
GND
64
64
91
131
PE6
PE6
PE6
65
65
92
132
PE7 (CHECK)
PE7 (CHECK)
PE7
(CHECK)
66
66
93
133
PD7
PD7
PD7
67
94
134
Table 56.
AT94K Pin List (Continued)
AT94K05
96 FPGA I/O
AT94K10
192 FPGA I/O
AT94K40
384 FPGA I/O
Packages
PC84
TQ100
PQ144
PQ208
Notes:
1. VCC is I/O high voltage. Please refer to the “Designing in Split Power Supply Support for
AT94KAL and AT94SAL Devices” application note.
2. VDD is core high voltage. Please refer to the “Designing in Split Power Supply Support
for AT94KAL and AT94SAL Devices” application note.
3. Unbonded pins are No Connects.