151
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Alternate I/O
Functions of PortE
PortE may also be used for various Timer/Counter functions, such as External Input Clocks
(TC0 and TC1), Input Capture (TC1), Pulse Width Modulation (TC0, TC1 and TC2), and tog-
gling upon an Output Compare (TC0, TC1 and TC2). For a detailed pinout description, consult
Table 47 on page 149. For more information on the function of each pin, See “Timer/Counters”
on page 85.
PortE Schematics
Note that all port pins are synchronized. The synchronization latches are, however, not shown
in the figures.
Figure 76.
PortE Schematic Diagram (Pin PE0)
PE0
TX0D
DATA BUS
GTS
DL
SCR(52)
MOS
PULL-UP
RL
WL
DDE0
Q D
R
PORTE0
Q D
R
RESET
RESET
WD
RD
RP
GTS: Global Tri-state
DL: Configuration Download
WL: Write PORTE
WD: Write DDRE
RL: Read PORTE Latch
RD: Read DDRE
RP: Read PORTE Pin
TX0D: UART 0 Transmit Data
TX0ENABLE: UART 0 Transmit Enable
SCR: System Control Register
T0: Timer/Counter0 Clock
1
0
T0
TX0
MOS
PULL-UP
TX0D
SCR(52)
TX0ENABLE
TX0ENABLE
RESET
DL
DL
RESET
DL
GTS