18
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Figure 14.
Primary I/O
Table 4.
Dual-function Buses
Function
Type
Plane(s)
Direction
Comments
Cell Output Enable
Local
5
Horizontal
and
Vertical
FreeRAM Output
Enable
Express
2
Vertical
Bus full length at array edge bus in first
column to left of RAM block
FreeRAM Write
Enable
Express
1
Vertical
Bus full length at array edge bus in first
column to left of RAM block
FreeRAM Address
Express
1 - 5
Vertical
Buses full length at array edge
buses in second column to left of
RAM block
FreeRAM
Data In
Local
1
Horizontal
FreeRAM
Data Out
Local
2
Horizontal
Clocking
Express
4
Vertical
Bus full length at array edge
Set/Reset
Express
5
Vertical
Bus full length at array edge
"0"
"1"
DR
IV
E
T
R
I-
ST
AT
E
"0"
"1"
TTL
/C
M
O
S
SC
H
M
IT
T
DE
L
A
Y
PULL-DOWN
PULL-UP
GN
D
VC
C
PAD
CELL
CELL
CELL
CL
K
RS
T
RS
T
CL
K