16
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
Figure 12.
Clocking (for One Column of Cells)
Note:
1. Two on left edge column of the embedded FPGA array only.
Global Clock Line (Buried)
Express Bus
(Plane 4; Half Length at Edge)
GCK1
−
GCK8
Repeater
}
}
"1"
"1"
"1"
"1"
FCK
(1)