179
AT94KAL Series FPSLIC
Rev. 1138G–FPSLI–11/03
INTP0
INTP0
INTP0
95
135
GND
VCC
GND
GND
XTAL1
XTAL1
XTAL1
67
68
96
138
XTAL2
XTAL2
XTAL2
68
69
97
139
VDD
VDD
RX0
RX0
RX0
98
140
TX0
TX0
TX0
99
141
GND
GND
GND
100
142
GND
INTP1
INTP1
INTP1
145
INTP2
INTP2
INTP2
146
GND
VCC
TOSC1
TOSC1
TOSC1
69
70
101
147
TOSC2
TOSC2
TOSC2
70
71
102
148
GND
RX1
RX1
RX1
103
149
TX1
TX1
TX1
104
150
D0
D0
D0
71
72
105
151
INTP3
(CSOUT)
INTP3
(CSOUT)
INTP3
(CSOUT)
72
73
106
152
CCLK
CCLK
CCLK
73
74
107
153
VCC
VCC
VCC
74
75
108
154
I/O65:95
Are Unbonded
I/O97:144
Are Unbonded
I/O193:288
Are Unbonded
North Side
Testclock
Testclock
Testclock
75
76
109
159
GND
GND
GND
76
77
110
160
I/O97 (A0)
I/O145 (A0)
I/O289 (A0)
77
78
111
161
I/O98, GCK7
(A1)
I/O146, GCK7
(A1)
I/O290, GCK7
(A1)
78
79
112
162
I/O99
I/O147
I/O291
113
163
Table 56.
AT94K Pin List (Continued)
AT94K05
96 FPGA I/O
AT94K10
192 FPGA I/O
AT94K40
384 FPGA I/O
Packages
PC84
TQ100
PQ144
PQ208
Notes:
1. VCC is I/O high voltage. Please refer to the “Designing in Split Power Supply Support for
AT94KAL and AT94SAL Devices” application note.
2. VDD is core high voltage. Please refer to the “Designing in Split Power Supply Support
for AT94KAL and AT94SAL Devices” application note.
3. Unbonded pins are No Connects.