ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
3
UG066 (v1.0) June 29, 2004
1-800-255-7778
R
Preface
About This Guide
This document describes the design of the ML365 Virtex-II Pro™ QDR II SRAM (200 MHz)
Memory Board, which connects a Virtex-II Pro FPGA to Quad Data Rate (QDR) memories.
Guide Contents
This manual contains the following chapters:
•
describes the purpose of the ML365 board and provides its
key features.
•
provides a block diagram of the memory board and
describes the key components.
•
Chapter 3, “Electrical Requirements,”
lists the electrical specifications for the memory
board.
•
Chapter 4, “Signal Integrity Recommendations and Simulations,”
provides
information on termination, transmission lines, and duty cycles. It also gives the
results of several IBIS simulations.
•
Chapter 5, “Board Layout Guidelines,”
provides information on decoupling
capacitors, ground signals, and PCB layout.
•
Appendix 1, “Related Documentation,”
lists data sheet and external website
references specific to the ML365 components.
•
provides the pinout of the Virtex-II Pro FPGA.
•
Appendix 3, “Memory Board Schematics and Characterization Results”
shows the
schematics for the board.
Additional Resources
For additional information, go to
. The following table lists
some of the resources you can access from this website. You can also directly access these
resources using the provided URLs.
Resource
Description/URL
Tutorials
Tutorials covering Xilinx design flows, from design entry to
verification and debugging:
http://support.xilinx.com/support/techsup/tutorials/index.htm
Answer Browser
Database of Xilinx solution records:
http://support.xilinx.com/xlnx/xil_ans_browser.jsp
Product Not Recommended for New Designs