16
www.xilinx.com
ML365 Virtex-II Pro QDR II SRAM Mem. Board
1-800-255-7778
UG066 (v1.0) June 29, 2004
Chapter 2:
Architecture
R
DIP Switch (SW3)
One 3-position DIP switch (SW3) is connected to the FPGA I/O as shown in
These switches are used to set the FPGA configuration mode pins M0, M1, and M2.
LEDs
Eleven surface-mounted blue LEDs are installed as status indicators. Refer to
Table 2-2:
DIP Switch Connections
DIP Switch Input
FPGA I/O Pin #
DIP1
AF26 (M0)
DIP2
AE26 (M1)
DIP3
AE25 (M2)
Table 2-3:
Power-On Status
Status Indication
FPGA I/O Pin #
5.0V on
D9
2.5V on
D7
3.3V on
D5
1.8V on
D8
1.5V on
D6
Table 2-4:
FPGA Configuration Status
Configuration INIT
D3
Configuration DONE
D4
Table 2-5:
SystemAce Configuration Status
System Ace LEDs
Error
D2
Status
D1
User LEDs
USER1
AF15
USER2
AE15
Product Not Recommended for New Designs