ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
77
UG066 (v1.0) June 29, 2004
1-800-255-7778
Schematics
R
5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
+3.3 V
+5V
GND_S
IGN
A
L
GND_S
IGN
A
L
GND_S
IGN
A
L
GND_SI
GN
AL
GND_S
IGN
A
L
+3.
3V
GND_S
IGN
A
L
+1.
8V
+1.
5V
+0.
9V
_
Q
D
R
+5V
+0.
9V
_
Q
D
R
+1.
8V
GND_S
IGN
A
L
+2.
5V
+2.5 V
+0.
9V
_
F
P
G
A
+5V
+3.
3V
+1.
5V
+1.
8V
+2.
5V
+2.
5V
+0.
9
v_F
P
G
A
+2.
5V
Q
DR_C_n_A
SYSACE_CFG
PR
OG
#
SYSAC
E_
MP
A[6:
0]
QDR_W
_n_A
LCD_
RS
QDR_CQ_n
_
A
SYSAC
E_
CFG
I N
I T#
SYSACE_
MP
WE
#
QDR_K_A
Q
D
R_SA_A[
17:
0]
SYSACE_MPBIRQ
LCD_E
T M
S
Q
D
R
_
B
W
_n_A[3:0]
QDR_DREAD_A[35:
0
]
LC
D_R
_W#
QDR_DW
RITE
_
A
[35:
0]
FPGA_TD
O
QDR
_
C
Q
_
A
RS
232_T1IN
QDR_C_A
SYSACE_MPOE#
RS232_R1OUT
SYSACE_TDO
SYSACE_MPD
[ 7:
0]
LCD_DB[7
: 0]
SYSACE_
MP
CE
#
Q
D
R
_
K_n_A
Q
DR_R_n_A
TCK
SY
SACE_MPBRDY
TRS
T#
HALT#
+3.
3V
O
S
C
_
250M_N
OSC_250M_P
O
S
C
_
200M_N
OSC_200M_P
EXTCLK1_N
EXT
CLK1_
P
QDR_C_B
Q
DR_C_n_B
QDR
_
C
Q
_
B
QDR_CQ_n
_
B
Q
D
R
_
K_n_B
QDR_K_B
Q
DR_R_n_B
QDR_W
_n_B
Q
D
R
_
B
W
_n_B[3:0]
Q
D
R_SA_B[
17:
0]
QDR_DW
RITE
_
B
[35:
0]
QDR_DREAD_B[35:
0
]
QDR
_D
RE
AD
_C[35:0]
QD
R_
DW
RI
TE_C[35:0]
QDR_SA_C[
17: 0]
QDR_BW_n_C[3:0]
QDR
_C
Q_n_C
QDR_
CQ
_C
QDR_C_C
QDR_C_n_C
QDR_K_n_C
QDR_K_C
QDR_R_n_C
QDR_W_n_C
+1.
8V
GND_S
IGN
A
L
+1.
8V
+0.
9
V_
QDR
GND_S
IGN
A
L
+0.
9
V_
QDR
Ti
tle
Si
z
e
Doc
u
ment Num
b
e
r
R
e
v
Da
te:
S
h
e
e
t
of
<D
o
c
>
0
M
L365 Q
D
R
I
I
SRAM Inter
fac
e
Boar
d
B
22
8
01/22/04 0
9:
07:
48
V2Pro QDR Board Top
Seiko L1
67100J000
Samsung K
7R323684M-FC20
SystemA
ce
Samsung K
7R323684M-FC20
Samsung K
7R323684M-FC25
A
B
C
QDR1
QDR_DREAD_A[35:0]
QDR_DWRITE_A[35:0]
QDR_SA_A[17:0]
QDR_W_n_A
QDR_R_n_A
QDR_CQ
_n_A
QDR_CQ
_A
QDR_C_A
QDR_C_n_A
QDR_K_A
QDR_K_n_A
GND_SIGNAL
+1.8V
+0.9V_QDR
QDR_BW_n_A[3:0]
CONFIG_EE
P
R
O
M
SYSACE_MPD[7:0]
SYSACE_MPA[6:0]
SYSACE_MPWE#
SYSACE_MPOE#
SYSACE_MPCE#
SYSACE_TDO
TMS
TCK
FPGA_TD
O
SYSACE_CFGINIT#
SYSACE_CFGPROG#
SYSACE_MPBIRQ
SYSACE_MPBRDY
+3.3V
GND_SIGNAL
SYSACE_CLK
+2.5V
TRST#
HALT#
CL
O
C
K
S
+2.5V
GND_SIGNAL
EXTCLK1_P
EXTCLK1_N
OS
C_200M_P
OS
C_200M_N
OS
C_250M_P
OS
C_250M_N
POWER_IF
+5V
+3.3V
+1.8V
GND_SIGNAL
+1.5V
+0.9V_FPGA
+0.9V_QDR
+2.5V
V
2
P
R
O
_
XC2VP20_FF1152
OSC_200M_P
OSC_200M_N
OSC_250M_P
OSC_250M_N
EXTCLK1_N
EXTCLK1_P
SYSACE_CLK
SYSACE_MPD[7:0]
SYSACE_MPA[6:0]
SYSACE_MPWE#
SYSACE_MPOE#
SYSACE_MPCE#
SYSACE_CFGINIT#
SYSACE_CFGPROG#
SYSACE_MPBIRQ
SYSACE_MPBRDY
SYSACE_TDO
TMS
TCK
FPGA_TD
O
RS232_T1IN
RS232_R1OUT
LCD_DB[7
: 0]
LCD_E
LCD_R_W
#
LCD_RS
QDR_DREAD_A[35:0]
QDR_DWRITE_A[35:0]
QDR_SA_A[17:0]
QDR_BW_n_A[3:0]
QDR_W_n_A
QDR_R_n_A
QDR_K_n_A
QDR_C_n_A
QDR_CQ_n_A
QDR_K_A
QDR_C_A
QDR_CQ_A
+2.5V
+1.5V
+1.8V
+5V
+3.3V
GND_SIGNAL
+0.9V_FPGA
TRST#
HALT#
QDR_DREAD_B[35:0]
QDR_DWRITE_B[35:0]
QDR_SA_B[17:0]
QDR_BW_n_B[3:0]
QDR_W_n_B
QDR_R_n_B
QDR_K_B
QDR_K_n_B
QDR_C_B
QDR_C_n_B
QDR_CQ_n_B
QDR_CQ_B
QDR_DREAD_C[35:0]
QDR_DW
RI T
E_C[
35: 0]
QDR_SA_C[
17: 0]
QDR_BW_n_C[3:0]
QDR_C_C
QDR_C_n_C
QDR_W_n_C
QDR_R_n_C
QDR_K_n_C
QDR_K_C
QDR_CQ
_n_C
QDR_CQ
_C
LCD
LCD_RS
LCD_R_W#
LCD_E
LCD_DB[7:0]
+5V
GND_SIGNAL
+3.3V
RS232_DR
IVER
RS232_T1IN
RS232_R1OUT
GND_SIGNAL
+2.5V
QDR2
QDR_DREAD_B[35:0]
QDR_DWRITE_B[35:0]
QDR_SA_B[17:0]
QDR_BW_n_B[3:0]
QDR_W_n_B
QDR_R_n_B
QDR_K_B
QDR_K_n_B
QDR_CQ
_B
QDR_CQ
_n_B
QDR_C_n_B
QDR_C_B
GND_SIGNAL
+0.9V_QDR
+1.8V
QDR3
QDR_DREAD_C[35:0]
QDR_DWRITE_C[35:0]
QDR_SA_C[17:0]
QDR_BW_n_C[3:0]
QDR_CQ_C
QDR_CQ_n_C
QDR_W_n_C
QDR_R_n_C
QDR_K_C
QDR_K_n_C
QDR_C_n_C
QDR_C_C
+1.8V
+0.9V_QDR
GND_SIGNAL
Product Not Recommended for New Designs