42
www.xilinx.com
ML365 Virtex-II Pro QDR II SRAM Mem. Board
1-800-255-7778
UG066 (v1.0) June 29, 2004
Chapter 4:
Signal Integrity Recommendations and Simulations
R
Typical, Slow, and Fast Cases for Clock Signals
shows the simulation waveforms for this case.
shows the simulation waveforms for the Clock K Signal from the FPGA to the
QDR II SRAM, Component U11.
Figure 4-7:
Clock K Signal from the FPGA to the QDR II SRAM, Component U11
Product Not Recommended for New Designs