ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
39
UG066 (v1.0) June 29, 2004
1-800-255-7778
IBIS Simulations
R
Data Signals from the QDR II SRAM, Component U11 to the FPGA
Measured at the FPGA
The simulations in this subsection test the data signals from the last memory component to
the FPGA. Simulations were performed for the following cases: typical, slow/weak, and
fast/strong. An eye diagram is provided as well (refer to
shows the simulation waveforms for this case.
Figure 4-4:
Data Signals from the QDR II SRAM U11 at the FPGA (Typical,
Slow/Weak and Fast/Strong Cases)
Product Not Recommended for New Designs