72
www.xilinx.com
ML365 Virtex-II Pro QDR II SRAM Mem. Board
1-800-255-7778
UG066 (v1.0) June 29, 2004
Appendix 2:
FPGA Pinout
R
X0Y108
E32
7
IO_L03P_7
GND
13396.34
X0Y109
E31
7
IO_L03N_7
GND
11802.85
X0Y110
F28
7
IO_L02P_7
GND
11146.23
X0Y111
F27
7
IO_L02N_7
GND
12438.46
X1Y110
D34
7
IO_L01P_7/VRN_7
R98/C374
15547.77
X1Y111
D33
7
IO_L01N_7/VRP_7
R99/C435
14050.12
J26
PROG_B
PROG_B
K25
HSWAP_EN
HSWAP
K26
DXP
G27
DXN
G8
RSVD
K9
VBATT
GND
K10
TMS
JTAG_TMS
J9
TCK
JTAG_TCK
H7
DO
FPGA_TDO
AE9
CCLK
FPGA_CCLK
AF9
PWRDWN_B
PWRDWN
AE10
DONE
FPGA_DONE
AE25
M2
M2
AF26
M0
M0
AE26
M1
M1
H28
TDI
FPGA_TDI
A29
TXNPAD4
A28
TXPPAD4
A27
RXPPAD4
A26
RXNPAD4
A21
TXNPAD6
A20
TXPPAD6
A19
RXPPAD6
A18
RXNPAD6
A17
TXNPAD7
A16
TXPPAD7
A15
RXPPAD7
Table 2-1:
FPGA Pin Out
Slice
Coordinates
Pin
Numbers
Virtex-II Pro
Bank
Number
Package
Functional
Name
I/O
Pin
Names
Package
Flight
Times
(In Microns)
Product Not Recommended for New Designs