ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
55
UG066 (v1.0) June 29, 2004
1-800-255-7778
R
Appendix 2
FPGA Pinout
summarizes the pinout of the XC2VP20FF1152-6 FPGA in the ML365 board.
I/O pin names marked as GND refer to unused I/Os that are directly connected to GND.
I/O pin names marked as PULLDOWN refer to unused I/Os that are connected to GND
through a zero ohm resistor. The zero ohm resistor can be removed to use the
corresponding I/O for any test purposes.
Table 2-1:
FPGA Pin Out
Slice
Coordinates
Pin
Numbers
Virtex-II Pro
Bank
Number
Package
Functional
Name
I/O
Pin
Names
Package
Flight
Times
(In Microns)
X1Y111
E29
0
IO_L01N_0/VRP_0
R114/C430
11097.26
X1Y111
E28
0
IO_L01P_0/VRN_0
R117/C370
10150.32
X1Y111
H26
0
IO_L02N_0
QDR_DREAD_C0
6327.18
X1Y111
G26
0
IO_L02P_0
QDR_DREAD_C1
7905.95
X3Y111
H25
0
IO_L03N_0
QDR_DREAD_C2
5691.71
X3Y111
G25
0
IO_L03P_0/VREF_0
Vref(0.9V)
6996.94
X5Y111
J25
0
IO_L05_0/No_Pair
QDR_DREAD_C3
5273.75
X5Y111
K24
0
IO_L06N_0
QDR_DREAD_C4
3344.34
X5Y111
J24
0
IO_L06P_0
QDR_DREAD_C5
4601.94
X7Y111
F26
0
IO_L07N_0
QDR_DREAD_C6
9207.2
X7Y111
E26
0
IO_L07P_0
QDR_DREAD_C7
10718.03
X7Y111
D30
0
IO_L08N_0
QDR_DREAD_C8
15834.96
X7Y111
D29
0
IO_L08P_0
QDR_DREAD_C9
14848.81
X9Y111
K23
0
IO_L09N_0
QDR_DREAD_C10
3066.04
X9Y111
J23
0
IO_L09P_0/VREF_0
Vref(0.9V)
4323.64
X11Y111
H22
0
IO_L37N_0
QDR_DREAD_C11
4727.82
X11Y111
G22
0
IO_L37P_0
QDR_DREAD_C12
5923
X11Y111
D26
0
IO_L38N_0
QDR_DREAD_C13
15218.77
X11Y111
C26
0
IO_L38P_0
QDR_DREAD_C14
15469.57
X13Y111
K21
0
IO_L39N_0
QDR_DREAD_C15
5505.04
X13Y111
J21
0
IO_L39P_0
QDR_DREAD_C16
4965.14
Product Not Recommended for New Designs