ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
12
UG066 (v1.0) June 29, 2004
1-800-255-7778
The ML365 demonstrates a 36-bit interface to a 36 MByte, 200 MHz QDR II SRAM
component. There are three independent 36-bit interfaces on the board; one on the left side
of the FPGA, the second on the right side of the FPGA, and the third on top of the FPGA.
Features
The key features of the ML365 are summarized as follows:
•
One Virtex-II Pro FPGA (XC2VP20FF1152)
•
Three QDR II SRAM Components (Samsung K7R323684M or NEC UPD44165364F5)
♦
18 MBytes
♦
36-bit Data interface
•
Three separate controllers for each 36-bit memory interface
•
Characterized 200 MHz clock operation for interfaces A (interface to the FPGA on the
right side, U5) and B (interface to the FPGA on the left side, U11)
•
One additional memory interface on the top banks of the FPGA (interface C, U12)
Product Not Recommended for New Designs