ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
99
UG066 (v1.0) June 29, 2004
1-800-255-7778
Schematics
R
5
5
4
4
3
3
2
2
1
1
D
D
C
C
B
B
A
A
INP
U
T_+
5
V
+5V
+3.
3V
+2.
5V
GND_S
IGN
A
L
+1.
5V
+1.
5V
+5V
+3.3
V
+5V
+2.
5V
+5V
+5V
+5V
+2.5
V
+5V
+3.
3V
+5V
+5V
+1.
5V
+5V
+3.
3V
+2.5
V
GND_S
IGN
A
L
+1.5
V
Ti
tle
Si
z
e
Doc
u
ment Num
b
e
r
R
e
v
Da
te
:
S
heet
of
<D
o
c
>
0
ML
3
6
5
Q
D
R
I
I
SRAM Inter
fac
e
Boar
d
B
24
28
01/22/04 0
9:
07:
45
1.5V VCCI
NT for FPGA
FY111
1C
Vfwd =
1.9V
If
=
20mA
2.5V VCCA
UX for FPGA
FR111
1C
Vfwd =
1.9V
If
=
20mA
3
.3V = Blue
1.5V = Yellow
5V = Red
2.5V = Green
Fixed 2.5
V vertical
+1.5V @
3
A
Fixed 3.3
V vertical
+3.3V @
3
A
Fixed 2.5
V vertical
+2.5V @
3
A
PG111
2C
Vfwd =
2.2V
If
=
20mA
DB111
1C
Vfwd =
3.3V
If
=
10mA
may be too high, s/b 3.3K
change to
blue?
Slide switch is f
or ON - OFF
5V input via ba
rrel jack
Make layout template and duplicate for each reg.
LOCAL POWER REGULATION
U10
PT5501N
IN H
1
VoADJ
5
Vin
2
Vo
4
GND
3
MH1
6
MH2
7
MH3
8
MH4
9
P15
HEADER 1
1
G
S
D
Q4
BSS138
D9
RED
1
2
R124
1K
+
C346
10uF
1
2
+
C357
1
00uF
1
2
G
S
D
Q5
BSS138
R128
4.7K
U7
PT5505N
IN H
1
VoADJ
5
Vin
2
Vo
4
GND
3
MH1
6
MH2
7
MH3
8
MH4
9
P13
HEADER 1
1
D7
GRN
1
2
SW8
SLI
D
E_DP
D
T
CK-
L202MS02
1
3
2
4
5
6
D6
YEL
1
2
+
C363
1
00uF
1
2
G
S
D
Q3
BSS138
C356
1uF
R123
4.7K
R132
1K
+
C287
10
u
F
1
2
P10
HEADER 1
1
+
C29
3
3
0uF
1
2
+
C361
1
00uF
1
2
P14
HEADER 1
1
U9
PT5502N
IN H
1
VoADJ
5
Vin
2
Vo
4
GND
3
MH1
6
MH2
7
MH3
8
MH4
9
R127
4.7K
C362
1uF
D5
BL
U
E
1
2
P11
HEADER 1
1
C359
1uF
R125
4.7K
R131
1K
J4
B
a
rre
l Ja
ck
PJ
002ASM
1
1
2
2
3
3
Product Not Recommended for New Designs