31
www.xilinx.com
ML365 Virtex-II Pro QDR II SRAM Mem. Board
1-800-255-7778
UG066 (v1.0) June 29, 2004
Table 3-5:
CLB Logic Power
Name
Frequency
(MHz)
Total
Number
of CLB
Slices
Total
Number of
Flip/Flop or
Latches
Total Number
of Shift
Register
LUTs
Total
Number of
Select RAM
LUTs
Average
Toggle
Rate
%
Amount of
Routing
Used
VCC
INT
Subtotal
(mW)
User Module 1
200
1299
1302
0
544
40%
High
1220
User Module 2
0
0
0
0
0
0%
Low
0
Total
1220
Table 3-6:
Digital Clock Manager Power
Name
Clock Input Frequency
(MHz)
DCM Frequency Mode
VCC
INT
Subtotal (mW)
User DCM 1
200
Low
6
User DCM 2
200
Low
6
Total
12
Table 3-7:
Input/Output Power
Name
Frequency
(MHz)
I/O Standard
Type
Total
Number
of
Inputs
Total
Number
of
Outputs
Average
IOB
Toggle
Rate
%
Average
Output
Enable
Rate
%
Average
Output
Load
(pF)
IOB
Registers
VCC
INT
Subtotal
(mW)
VCCO
Subtotal
(mW)
CLK200
200
LVDS_25
1
0
100%
100%
15
DDR
2
8
CLK200_N
200
LVDS_25
1
0
100%
100%
35
DDR
2
8
GPIO
200
LVDCI_25 (50)
0
16
10%
100%
35
DDR
14
157
D/mem_R_n_ext
200
HSTL_II (1.8v)
0
111
25%
100%
35
DDR
11
752
Q/mem_R_n_int
200
HSTL_II_DCI (1.8v)
111
0
25%
0%
35
DDR
258
3662
Mem Addr/Control
200
HSTL_II_DCI (1.8v)
0
66
10%
100%
35
SDR
18
2431
Mem K/C
200
HSTL_II_DCI (1.8v)
0
12
25%
100%
35
DDR
13
536
Mem CQ
200
HSTL_II_DCI (1.8v)
6
0
25%
0%
35
DDR
25
260
A_R/W, C_R/W
200
HSTL_II (1.8v)
0
12
10%
100%
35
SDR
1
41
Total
344
7859
Product Not Recommended for New Designs