ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
30
UG066 (v1.0) June 29, 2004
1-800-255-7778
FPGA Internal Power Budget
The following tables show the power consumption values inside the FPGA based on the
complete QDR design. These results are derived using the Xilinx Power Estimator tool.
Block Select RAM, Block Multiplier, Processor, and MGT Power tables are not included in
this section as they are not used in this application.
•
“XC2VP20FF1152 Estimated Power Consumption,” page 30
•
“XC2VP20FF1152 Temperature Specifications,” page 30
•
“Device Quiescent Power,” page 30
•
•
“Digital Clock Manager Power,” page 31
•
Table 3-2:
XC2VP20FF1152 Estimated Power Consumption
Parameter
Value
Units
Total Estimated Design Power
6500
mW
Estimated Design VCC
INT
1.5 V Power
3500
mW
Estimated Design VCC
AUX
2.5 V Power
417
mW
Estimated Design VCCO 3.3 V Power
100
mW
Estimated Design VCCO 2.5 V Power
173
mW
Estimated Design VCCO 1.8V Power
7859
mW
Estimated Design VCCO 1.5 V Power
0
mW
Estimated Design VCCO 1.2 V Power
0
mW
Table 3-3:
XC2VP20FF1152 Temperature Specifications
Parameter
Value
Units
Ambient Temperature
25
°C
Air Flow
0
LFM
Junction Temperature
107
°C
Table 3-4:
Device Quiescent Power
VCC
INT
Subtotal (mW)
VCC
AUX
Subtotal (mW)
450
417
Product Not Recommended for New Designs