ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
21
UG066 (v1.0) June 29, 2004
1-800-255-7778
Block Descriptions
R
Figure 2-3:
Display Initialization Sequence
ug066_c2_03_060804
Hex Code
D7
D6
D5
D4
D3
D2
D1
D0
(1)
(2)
(3)
(4)
(5)
80 (Hex)
01 (Hex)
0E (Hex)
06 (Hex)
38 (Hex)
0
1
0
1
1
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
1
0
1
1
0
0
0
0
R
E
S
E
T
S
E
Q
U
E
N
C
E
Function Set
8-bit Data Length
2 Line
5 x 7 Dot Format
Initialization
Flow Chart
≥
15 mS
Power On
≥
1.64 uS
End of
Initialization
01 (Hex)
≥
4.1 mS
38 (Hex)
≥
100 uS
38 (Hex)
≥
40 uS
38 (Hex)
≥
40 uS
38 (Hex)
≥
40 uS
06 (Hex)
≥
40 uS
0E (Hex)
≥
40 uS
80 (Hex)
Entry Mode Set
Increment One
No Shift
Display On/Off Control
Display On
Cursor On
Blink Off
Display Clear
DD RAM Address Set
1st Digit
(5)
(4)
(3)
(2)
(1)
Product Not Recommended for New Designs