40
www.xilinx.com
ML365 Virtex-II Pro QDR II SRAM Mem. Board
1-800-255-7778
UG066 (v1.0) June 29, 2004
Chapter 4:
Signal Integrity Recommendations and Simulations
R
Eye Diagram for the Component U11, Bit 4 Signal Measured at the FPGA
shows the eye diagram for the data signals from the FPGA to the last memory
component.
Figure 4-5:
Eye Diagram for Data Bit 4 at the FPGA from Component U11
Product Not Recommended for New Designs