ML365 Virtex-II Pro QDR II SRAM Mem. Board
www.xilinx.com
13
UG066 (v1.0) June 29, 2004
1-800-255-7778
R
Chapter 2
Architecture
This chapter provides functional descriptions of the major blocks within the ML365 board
design. For additional detailed information on the design, refer to the schematics, which
are located at
http://www.xilinx.com/bvdocs/userguides/ug066.zip
ML365 Board Block Diagram
shows a block diagram of the ML365 board. Refer to
additional information on the major blocks.
Figure 2-1:
ML365 Board Block Diagram
ug066_c2_01_060804
FPGA
Reset
PROG
Mode
DIP
SW
QDR II SRAM
1M x 36
QDR II SRAM
1M x 36
QDR II SRAM
1M x 36
USER2
Switch
USER1
Switch
USER2
LED
USER1
LED
SystemAce
Reset
JTAG
Header
JTAG
Parallel
PC-IV
Port
JTAG
Jumpers
SystemAce
File Select
Rotary Switch
SYSTEM ACE
Controller
TQFP144
SEIKO 1X16
LCD Display
L167100J000
XC2VP20
FF1152C
SelectMap
Header
Clock
250 MHz
Clock
200 MHz
RS-232
Serial
Port
GPIO Header
TPS54810
1.8V, 8A
Regulator
PT5501N
3.3V, 3A
Regulator
PT5502N
2.5V, 3A
Regulator
PT5505N
1.5V, 3A
Regulator
On / Off
Switch
DC 5V
Input Jack
SMA
SMA
XCONFIG
Header
Product Not Recommended for New Designs