W7500x Reference Manual Version1.1.0
76 / 399
SIR (Socket Interrupt Register)
Address Offset : 0x2110
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
S7
S6
S5
S4
S3
S2
S1
S0
R/W R/W R/W R/W R/W R/W R/W R/W
SIR indicates the interrupt status of Socket. Each bit of SIR be still ‘1’ until Sn_IR is cleared by
the host. If Sn_IR is not equal to ‘0x00’, the n-th bit of SIR is ‘1’ and INTn PIN is asserted until
SIR is ‘0x00’
[7:0] SIR - When the interrupt of Socket n occurs, the n-th bit of SIR becomes ‘1’.
SIMR (Socket Interrupt Mask Register)
Address Offset : 0x2114
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
S7
S6
S5
S4
S3
S2
S1
S0
R/W R/W R/W R/W R/W R/W R/W R/W
Each bit of SIMR corresponds to each bit of SIR. When a bit of SIMR is ‘1’ and the corresponding
bit of SIR is ‘1’, Interrupt will be issued. In other words, if a bit of SIMR is ‘0’, an interrupt will
be not issued even if the corresponding bit of SIR is ‘1’.
[7:0] SIR - Socket n Interrupt Mast
0: Disable Socket n Interrupt
1: Enable Socket n Interrupt
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...