W7500x Reference Manual Version1.1.0
290 / 399
22.9
Register map
The following Table 28 summarizes the Dual timer 0 registers.
Table 28 Dual timer 0 clock enable register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0 비고
TIMCLKEN0_0
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
CE
Timer0_0 Clock Enable
Register
reset value
0
TIMCLKEN0_1
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
CE
Timer0_1 Clock Enable
Register
reset value
0
0x00
0x04
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...