W7500x Reference Manual Version1.1.0
265 / 399
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
PR
R/W
[5:0] PR – Prescale Register
Prescale register. The PC is incremented when the PC is reached to the PR.
Channel-7 Match Register (PWMCH7MR)
Base address : 0x4000_5700
Address offset : 0x18
Reset value : 0x0000_0000
31
0
MR
R/W
[31:0] MR – Match Register
Match register. The MR can generate a match interrupt and PWM output
waveform becomes 0 when the TC is reached to the MR. Match register should
be smaller than limit register(LR). If not, match interrupt is not occurred and
PWM output waveform is always 1.
Channel-7 Limit Register (PWMCH7LR)
Base address : 0x4000_5700
Address offset : 0x1C
Reset value : 0x0000_0000
31
0
LR
R/W
[31:0] LR – Limit Register
Limit Register. The LR can generate an overflow interrupt and PWM output
waveform becomes 1 when the TC is reached to the LR. Match register should
be smaller than limit register(LR). If not, match interrupt is not occurred and
PWM output waveform is always 1.
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...