W7500x Reference Manual Version1.1.0
12 / 399
Channel-4 Timer/Counter Register (PWMCH4TCR) ........................................ 236
Channel-4 Prescale Counter Register (PWMCH4PCR) ..................................... 237
Channel-4 Prescale Register (PWMCH4PR) .................................................. 237
Channel-4 Match Register (PWMCH4MR) .................................................... 238
Channel-4 Limit Register (PWMCH4LR) ...................................................... 238
Channel-4 Up-Down Mode Register (PWMCH4UDMR) ...................................... 238
Channel-4 Timer/Counter Mode Register (PWMCH4TCMR)............................... 239
Channel-4 PWM output Enable and External input Enable Register (PWMCH4PEEER)
Channel-4 Capture Mode Register (PWMCH4CMR) ......................................... 240
Channel-4 Capture Register (PWMCH4CR) .................................................. 240
Channel-4 Periodic Mode Register (PWMCH4PDMR) ....................................... 241
Channel-4 Dead Zone Enable Register (PWMCH4DZER) ................................... 241
Channel-4 Dead Zone Counter Register (PWMCH4DZCR) ................................. 242
Register map ............................................................................... 243
PWM Channel-5 Registers (Base address : 0x4000_5500) ........................... 244
Channel-5 interrupt register(PWMCH5IR) ................................................... 244
Channel-5 interrupt enable register(PWMCH5IER) ........................................ 244
Channel-5 interrupt clear register(PWMCH5ICR) .......................................... 245
Channel-5 Timer/Counter Register (PWMCH5TCR) ........................................ 245
Channel-5 Prescale Counter Register (PWMCH5PCR) ..................................... 246
Channel-5 Prescale Register (PWMCH5PR) .................................................. 246
Channel-5 Match Register (PWMCH5MR) .................................................... 247
Channel-5 Limit Register (PWMCH5LR) ...................................................... 247
Channel-5 Up-Down Mode Register (PWMCH5UDMR) ...................................... 247
Channel-5 Timer/Counter Mode Register (PWMCH5TCMR)............................... 248
Channel-5 PWM output Enable and External input Enable Register (PWMCH5PEEER)
Channel-5 Capture Mode Register (PWMCH5CMR) ......................................... 249
Channel-5 Capture Register (PWMCH5CR) .................................................. 249
Channel-5 Periodic Mode Register (PWMCH5PDMR) ....................................... 250
Channel-5 Dead Zone Enable Register (PWMCH5DZER) ................................... 250
Channel-5 Dead Zone Counter Register (PWMCH5DZCR) ................................. 251
Register map ............................................................................... 252
PWM Channel-6 Registers (Base address : 0x4000_5600) ........................... 253
Channel-6 interrupt register(PWMCH6IR) ................................................... 253
Channel-6 interrupt enable register(PWMCH6IER) ........................................ 253
Channel-6 interrupt clear register(PWMCH6ICR) .......................................... 254
Channel-6 Timer/Counter Register (PWMCH6TCR) ........................................ 254
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...