W7500x Reference Manual Version1.1.0
179 / 399
19.5
Register map
The following Table 15 summarizes the DMA registers.
Table 15 DMA register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMA_STATUS
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
EN
A
BL
E
reset value
0 0 0 0
0
DMA_CFG
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
EN
A
BL
E
reset value
DMA_CTRL_BASE_PTR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
DMA_ALT_CTRL_BASE_PTR
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
DMA_WAITONREQ_STATUS
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_SW_REQUEST
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_CHNL_USEBURST_SET
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_USEBURST_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_CHNL_REQ_MASK_SET
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_REQ_MASK_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_CHNL_ENABLE_SET
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_ENABLE_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_CHNL_PRI_ALT_SET
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_PRI_ALT_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_CHNL_PRIORITY_SET
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
0 0 0 0 0 0
DMA_CHNL_PRIORITY_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
reset value
DMA_ERR_CLR
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
ER
R_
C
LR
reset value
0
CHNL_PRIORITY_CLR
0x038
CHNL_PRIORITY_SET
0x03C
0x030
CHNL_PRI_ALT_SET
0x034
CHNL_PRI_ALT_CLR
0x024
CHNL_REQ_MASK_CLR
0x028
CHNL_ENABLE_SET
0x02C
CHNL_ENABLE_CLR
STATE
PROT_CTRL
CTRL_BASE_PTR
ALT_CTRL_BASE_PTR
DMA_WAITONREQ
0x014
CHNL_SW_REQUEST
0x00C
0x010
0x04C
0x018
CHNL_USEBURST_SET
0x01C
CHNL_USEBURST_CLR
0x020
CHNL_REQ_MASK_SET
0x000
0x004
0x008
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...