W7500x Reference Manual Version1.1.0
395 / 399
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
TXM
IS
RXM
IS
RTM
IS
ROR
MIS
R/W R/W R/W R/W
[0] RORMIS – Gives the receive over run masked interrupt status, after masking, of the
SSPRORINTR interrupt
[1] RTMIS – Gives the receive timeout masked interrupt state, after masking, of the
SSPRTINTR interrupt
[2] RXMIS – Gives the receive FIFO masked interrupt state, after masking, of the
SSPRXINTR interrupt
[3] TXMIS – Gives the transmit FIFO masked interrupt state, after masking, of the
SSPTXINTR interrupt
SSP1 Interrupt clear register (SSP1ICR)
Address offset: 0x0020
Reset value: 0x0000_00000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
res
RTIC
ROR
IC
R/W R/W
[0] RORICS – Clears the SSPRORINTR interrupt
[1] RTIC – Clears the SSPRTINTR interrupt
SSP1 DMA control register, (SSP1DMACR)
Address offset: 0x0024
Reset value: 0x0000_00000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...