W7500x Reference Manual Version1.1.0
244 / 399
21.14
PWM Channel-5 Registers (Base address :
0x4000_5500)
Channel-5 interrupt register(PWMCH5IR)
Base address : 0x4000_5500
Address offset : 0x00
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
CI
OI
MI
R
R
R
[0] MI – Match Interrupt
This bit is set by hardware and cleared by interrupt clear register.
O : Match interrupt does not occur.
1 : Match interrupt occurs.
[1] OI – Overflow Interrupt
This bit is set by hardware and cleared by interrupt clear register.
O : Overflow interrupt does not occur.
1 : Overflow interrupt occurs.
[2] CI – Capture Interrupt
This bit is set by hardware and cleared by interrupt clear register.
O : Capture interrupt does not occur.
1 : Capture interrupt occurs.
Channel-5 interrupt enable register(PWMCH5IER)
Base address : 0x4000_5500
Address offset : 0x04
Reset value : 0x0000_0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
res
res
res
res
res
CIE
OIE
MIE
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...