W7500x Reference Manual Version1.1.0
334 / 399
The parity bit is transmitted and checked as a 1 when EPS bit set ‘0’
The parity bit is transmitted and checked as a 0 when EPS bit set ‘1’
[6:5] WLEN – Word length
00
01
10
11
5 bits
6 bits
7 bits
8 bits
[4] FEN – Enable FIFO
0: The FIFO become 1-byte-deep holding register.
1: The transmit and receive FIFO buffers are enable (FIFO mode)
[3] STP2 – Two stop bit select
1: Two stop bits are transmitted at the end of the frame
[2] EPS – Even parity select
0: odd parity.
1: even parity
[1] PEN – Parity enable
0: parity is disabled and no parity bit added to the data frame
1: parity checking and generations is enabled
[0] BRK – Send break
0: For normal use, the bit must be cleared to 0
1: The low-level is continually output on the UARTTXD output
PEN
EPS
SPS
Parity bit(Transmitted or checked)
0
X
X
Not transmitted or checked
1
1
0
Even parity
1
0
0
Odd parity
1
0
1
1
1
1
1
0
UART0CR (UART0 Control register)
Address offset: 0x0030
Reset value: 0x0300
The UART0CR register is the control register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CTSEn
RTSEn
Out2
Out1
RTS
DTR
RXE
TXE
res
SIRLP
SIREN
UARTEN
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...