W7500x Reference Manual Version1.1.0
279 / 399
22.4
Dual timer0_0 Registers (Base address : 0x4000_1000)
Timer0_0 Load Register(DUALTIMER0_0TimerLoad)
Base address : 0x4000_1000
Address offset : 0x00
Reset value : 0x0000_0000
31
0
TLR
R/W
[31:0] TLR – Timer Load Register
This register contains the value from which the counter is to decrement. This
is the value used to reload the counter when Periodic mode is enabled, and
the current count reaches 0.
Timer0_0 Value Register(DUALTIMER0_0TimerValue)
Base address : 0x4000_1000
Address offset : 0x04
Reset value : 0xFFFF_FFFF
31
0
TVR
R
[31:0] TVR – Timer Value Register
This register provides the current value of the decrementing counter.
Timer0_0 Control Register(DUALTIMER0_0TimerControl)
Base address : 0x4000_1000
Address offset : 0x08
Reset value : 0x0000_0020
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
res
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
res
res
res
res
res
res
res
res
TE
TM
IE
res
TP
TS
OC
R/W R/W R/W
R/W
R/W R/W
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...