W7500x Reference Manual Version1.1.0
295 / 399
22.11
Register map
The following Table 29 summarizes the Dual timer 1_0 registers.
Table 29 Dual timer 1_0 register map and reset values
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0 비고
DUALTIMER1_0TimerLoad
Timer1_0 Load Register
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
DUALTIMER1_0TimerValue
Timer1_0 Value Register
reset value
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
DUALTIMER1_0TimerControl
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
TE
TM
IE
re
s
TS
OC
Timer1_0 Control Register
reset value
0 0 1
0 0 0 0
DUALTIMER1_0TimerIntClr
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
TI
C
Timer1_0 Interrupt Clear
Register
reset value
Write only register
DUALTIMER1_0TimerRIS
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
RI
S
Timer1_0 Raw Interrupt Status
Register
reset value
0
DUALTIMER1_0TimerMIS
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
re
s
MI
S
Timer1_0 Masked Interrupt
Status Register
reset value
0
DUALTIMER1_0TimerBGLoad
Timer1_0 Background Load
Register
reset value
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0x0C
0x10
0x14
0x18
BGL
0x00
TLR
0x04
TVR
0x08
TP
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...