W7500x Reference Manual Version1.1.0
371 / 399
SSPFSSOUT/
SSPFSSIN
SSPRXD
4 to 16 bits
SSPCLKOUT/
SSPCLKIN
LSB
nSSPOE
MSB
LSB
MSB
MSB
LSB
LSB
Q
SSPTXD
Figure 59 Motorola SPI frame format, single transfer, with SPO=0 and SPH=0
Figure 60 shows a continuous transmission signal sequence for Motorola SPI frame format with
SPO=0, SPH=0.
SSPFSSOUT/
SSPFSSIN
SSPTXD/
SSPRXD
4 to 16 bits
SSPCLKOUT/
SSPCLKIN
LSB
nSSPOE (=0)
LSB
MSB
LSB
MSB
Figure 60 Motorola SPI frame format, continuous transfers, with SPO=0 and SPH=0
In this configuration, during idle periods:
• the SSPCLKOUT signal is forced LOW
• the SSPFSSOUT signal is forced HIGH
• the transmit data line SSPTXD is arbitrarily forced LOW
• the nSSPOE pad enable signal is forced HIGH, making the transmit pad high impedance
• when the PrimeCell SSP is configured as a master, the nSSPCTLOE line is driven LOW, enabling
the SSPCLKOUT pad, active-LOW enable
• when the PrimeCell SSP is configured as a slave, the nSSPCTLOE line is driven HIGH, disabling
the SSPCLKOUT pad, active-LOW enable.
If the PrimeCell SSP is enabled and there is valid data within the transmit FIFO, the start of
transmission is signified by the SSPFSSOUT master signal being driven LOW. This causes the
slave data to be enabled onto the SSPRXD input line of the master. The nSSPOE line is driven
LOW, enabling the master SSPTXD output pad.
Содержание W7500
Страница 28: ...W7500x Reference Manual Version1 1 0 28 399 Memory map Figure 2 W7500x memory map ...
Страница 324: ...W7500x Reference Manual Version1 1 0 324 399 Figure 46 UART character frame ...
Страница 391: ...W7500x Reference Manual Version1 1 0 391 399 1 SSP1 must not drive the SSPTXD output in slave mode ...